可能感兴趣的商品

最近浏览过的商品

pic

W9725G2JB

厂商:
Winbond
类别:
利基动态随机存取内存
包装:
-
封装:
TFBGA 128 Ball (10.5X13.5 mm2), using Lead free materials with RoHS compliant
无铅情况/ROHS:
无铅
描述:
The W9725G2JB is a 256M bits DDR2...

我要询价我要收藏

  • 参数
  • 描述
  • 文档
参数 数值
Speed Grade DDR2-800//-25
Voltage 1.8V±0.1V
CL-tRCD-tRP 5-5-5/6-6-6
Status P
RoHS Y
Package TFBGA 128 Ball (10.5X13.5 mm2), using Lead free materials with RoHS compliant
Organization 8Mbitx32/4 Banks

Description
The W9725G2JB is a 256M bits DDR2 SDRAM, and speed involving? -25 and -3 Status: Mass Production
Features
Power Supply: VDD, VDDQ = 1.8 V ± 0.1 V
Double Data Rate architecture: two data transfers per clock cycle
CAS Latency: 3, 4, 5, 6 and?6
Burst Length: 4 and 8
Bi-directional, differential data strobes (DQS and /DQS ) are transmitted / received with data
Edge-aligned with Read data and center-aligned with Write data
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CLK and /CLK)
Data masks (DM) for write data
Commands entered on each positive CLK edge, data and data mask are referenced to both edges of /DQS
Posted /CAS programmable additive latency supported to make command and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality
Auto-precharge operation for read and write bursts
Auto Refresh and Self Refresh modes
Precharged Power Down and Active Power Down
Write Data Mask
Write Latency = Read Latency - 1 (WL = RL - 1)
Interface: SSTL_18

请选择文档类型:
文档(document)
文档名称 文档类型 软件 描述
W9725G2JBPDF下载 点击下载 点击下载