产品分类 > 电感器 > 积层电感器 > MHQ1005P9N1JT000

可能感兴趣的商品

最近浏览过的商品

pic

MHQ1005P9N1JT000

厂商:
TDK
类别:
积层电感器
包装:
Punched (Paper)Taping [180mm Reel]
封装:
-
无铅情况/ROHS:
-
描述:
-

我要询价我要收藏

  • 参数
  • 描述
  • 文档
参数 数值
形状 SMD
最少供货数-Nom 10000Pcs
电感测定器名称 HP4991A+16197A, or equivalent
Q-Min 23
主体纵长(W)-Nom 0.6 mm
额定电流(取决于温度上升)-Max 550 mA
自共振频率-Typ 4.5264 GHz
工艺 multilayer type
使用温度范围(包括自己上升的部分)-Min -55Cel
电感容差%-Min -5%
保存温度范围-Max 125Cel
保存温度范围-Min -55Cel
Q测定器名 HP4991A+16197A, or equivalent
电感容差%-Max 5%
使用温度范围(包括自己上升的部分)-Max 125Cel
电感测定频率-Nom 100 MHz
尺寸代码 1005
重量-Nom 0.001g
直流电阻-Nom 0.13009Ohm
直流电阻测定器名称 YOKOGAWA TYPE7561 or equivalent
自共振频率测定器名称 HP8720C, or equivalent
Q-Typ 26
直流电阻-Max 0.17Ohm
表面安装分类 Yes
额定电压(取决于L变化)-Max 550 mA
最少包装数-Nom 10000Pcs
上升温度 20 deg C
包装形式 Punched (Paper)Taping [180mm Reel]
额定电感-Nom 9.1 nH
适用焊接方法 Reflow
自共振频率-Min 3.4 GHz
端子材质 Ag(100%)/Sn plating
有无磁屏蔽 No
主体高度(T)-Nom 0.5 mm
有无极性表示 Yes
额定电流-Max 550 mA
Q测定频率-Nom 250 MHz
主体横宽(L)-Nom 1 mm

The MC68360 Quad Integrated Communication Controller (QUICC™) is a versatile one-chip integrated microprocessor and peripheral combination family that can be used in a variety of controller applications.

The MC68360 particularly excels in communications activities. The QUICC can be described as a next-generation MC68302, with higher performance in all areas of device operation, increased flexibility, and higher integration. The term "quad" comes from the fact that there are four serial communications controllers (SCCs) on the device. However, there are actually seven serial channels which include four SCCs, two serial management controllers (SMCs), and one serial peripheral interface (SPI).


Features

  • 32-bit version of the CPU32 core (fully compatible with CPU32)
  • Up to 32-bit Data Bus (Dynamic Bus Sizing for 8- and 16-Bits) + 32 Address Lines
  • Complete static design (0-33 MHz Operation)
  • Slave mode to disable CPU32+ (allows use with external processors)
    • Multiple QUICCs can share one system bus (one master)
    • MC68040 companion mode allows QUICC to be an MC68040 companion chip and intelligent peripheral (29 MIPS at 33 MHz)
    • All QUICC features available in slave mode
  • Memory controller (eight banks)
    • Contains complete Dynamic Random-Access Memory (DRAM) controller
    • Glueless interface to DRAM Single In-Line Memory Modules (SIMMs), Static Random-Access Memory (SRAM),
    • Electrically Programmable Read-Only Memory (EPROM), Flash EPROM, etc.
    • Boot chip select available at Reset (options for 8-, 16-, or 32-bit memory)
    • Special features for MC68040 including Burst Mode
  • Four general-purpose timers
    • Four 16-bit timers or two 32-bit timers
  • Two Independent DMAs (IDMAs)
  • System Integration Module (SIM60)
    • Bus monitor
    • Breakpoint logic provides on-chip H/W breakpoints
    • Spurious interrupt monitor
    • External masters may use on-chip features such as chip selects
    • Periodic interrupt timer
    • On-chip bus arbitration with no overhead for internal masters
    • Low power stop mode
    • IEEE 1149.1 Test Access Port
  • RISC Communications Processor Module (CPM)
    • Many new commands (e.g., Graceful Stop Transmit, Close RxBD)
    • Supports continuos mode transmission and reception on all serial channels
    • 2.5 kbytes of dual-port RAM
    • 14 Serial DMA (SDMA) channels
    • Three parallel I/O registers with open-drain capability
    • Each serial channel can have its own Pins (NMSI mode)
  • Four baud rate generators
  • Four SCCs
    • Ethernet/IEEE 802.3 optional on SCCs 1-2@25 MHz, SCCs 1-3@33 MHz
    • HDLC Bus
    • Universal Asynchronous Receiver Transmitter (UART)
    • Synchronous UART
    • Asynchronous HDLC (RAM microcode option) to support PPP (Point to Point Protocol)
  • Two SMCs
    • UART
    • Transparent
    • General Circuit Interface (GCI) controller
  • One SPI
  • Time-Slot assignor
  • Supports two TDM channels
  • Parallel Interface Port (supports fast connection between QUICCs)

框图
请选择文档类型:
文档(document)
文档名称 文档类型 软件 描述
MHQ1005P9N1JT000PDF下载 点击下载 点击下载 pdfopen